



# IN1006 Systems Architecture (PRD1 A 2022/23)

My Moodle | IN1006 PRD1 A 2022-23 | COURSEWORK 1: Weekly Assessed Quiz | Quiz 7 Weekly Assessed Quiz 2022

| Started on            | Thursday, 15 December 2022, 5:28 PM       |
|-----------------------|-------------------------------------------|
| State                 | Finished                                  |
| Completed on          | Thursday, 15 December 2022, 5:49 PM       |
| Time taken            | 21 mins 47 secs                           |
| Grade                 | <b>10.00</b> out of 10.00 ( <b>100</b> %) |
|                       |                                           |
| Question <b>1</b>     |                                           |
| Correct               |                                           |
| Mark 1.00 out of 1.00 |                                           |

### Consider the following MIPS code:

- 1. lw \$t1, 0(\$t0)
- 2. lw \$t2, 1(\$t0)
- 3. add \$t3, \$t1, \$t2
- 4. sw \$t3, 0(\$t1)
- 5. lw \$t4, 2(\$t0)
- 6. add \$t5, \$t1, \$t4
- 7. sw \$t5, 1(\$t1)
- 8. lw \$t6, 3(\$t0)
- 9. add \$t5, \$t1, \$t6
- 10. sw \$t5, 2(\$t1)

Which of the following would offer the maximum protection against data hazards in this code without affecting the results of its execution, if a 5-stage pipeline is assumed?

- a. Move instruction 5 before instruction 3.
- b. Move instructions 3 and 4 after instruction 5.
- oc. Move instruction 5 and instruction 7 before instruction 3.
- d. Move instructions 3 and 6 after instruction 10.
- e. Move instruction 5 and instruction 8 before instruction 3.

#### Your answer is correct.

Data hazards in this code extract arise due to loading data immediately before the computations that use them as will make computations stall whilst waiting loading instructions to complete their execution.

Such hazards can be removed by moving instruction 5 before instruction 3 (this will avoid the hazard between instructions 2 and 3 and the hazard between instructions 5 and 6), and instruction 8 before instruction 3 (this will avoid the hazard between instructions 8 and 9).

#### The correct answer is:

Move instruction 5 and instruction 8 before instruction 3.

| Mark 1.00 out of 1.00                                                                                                                        |   |
|----------------------------------------------------------------------------------------------------------------------------------------------|---|
|                                                                                                                                              |   |
| Which of the following is the best description of a 'structural hazard'?                                                                     |   |
| Select one:                                                                                                                                  |   |
| <ul> <li>a. A gap in the pipeline where some or all of the stages are not processing an instruction.</li> </ul>                              |   |
| <ul> <li>b. Waiting for the next instruction to be fetched after a branch is taken.</li> </ul>                                               |   |
| c. Don't know/no answer                                                                                                                      |   |
| <ul> <li>d. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch</li> </ul> |   |
| <ul> <li>e. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory</li> </ul>           | ~ |
| accesses.                                                                                                                                    |   |
| of. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.                    |   |
|                                                                                                                                              |   |
| A structural hazard occurs when hardware cannot support a combination of instructions in the same clock cycle, e.g. two                      |   |
| simultaneous memory accesses.                                                                                                                |   |
| The correct answer is: Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous                  |   |
| memory accesses.                                                                                                                             |   |
|                                                                                                                                              |   |
| Question 3                                                                                                                                   |   |
| Correct                                                                                                                                      |   |
| Mark 1.00 out of 1.00                                                                                                                        |   |
|                                                                                                                                              |   |
| Which of the following is <i>not</i> a design decision made in the MIPS architecture to support pipelining?                                  |   |
| Select one:                                                                                                                                  |   |
| ○ a. Don't know/no answer                                                                                                                    |   |
| <ul> <li>b. Instructions have the same format allowing the data to be fetched before the instruction is decoded.</li> </ul>                  |   |
| <ul> <li>c. Memory operands only appear in loads and stores allowing the execute stage to calculate addresses.</li> </ul>                    |   |
| <ul> <li>d. All instructions have the same length and are therefore easier to decode in a pipeline.</li> </ul>                               |   |
| e. Use of deep pipelines to maximise throughput.                                                                                             | ~ |

The instruction pipelines in MIPS implementations are not especially deep, especially by modern standards.

of. Operands are aligned hence no single data transfer instruction will require two memory accesses.

The correct answer is: Use of deep pipelines to maximise throughput.

Question **2**Correct

| Mark 1.00 out of 1.00                                                                               |          |
|-----------------------------------------------------------------------------------------------------|----------|
|                                                                                                     |          |
| Consider the following MIPS code:                                                                   |          |
| 1. add d1, b1, c1                                                                                   |          |
| 2. sub d2, b1 ,c1                                                                                   |          |
| 3. add e1, d1, d2                                                                                   |          |
| 4. sub e2, d1, d2                                                                                   |          |
| Which of the architectures in the Flynn taxonomy would be best suited for executing the above code? |          |
| Select one:                                                                                         |          |
| ○ a. MIMD                                                                                           |          |
| ○ b. MIMD or SISD                                                                                   |          |
| ○ c. SIMD                                                                                           |          |
| ○ d. SISD or SIMD                                                                                   |          |
| ○ e. Do not know the answer                                                                         |          |
|                                                                                                     | <b>~</b> |

Your answer is correct.

Question **4**Correct

Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason.

Thus, MISD is the best option for the above code.

The correct answer is: MISD

| Mark 1.00 out of 1.00                                                                                                                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                       |
| Consider the following MIPS code:                                                                                                                                                                                                     |
| 1. add a, b, c                                                                                                                                                                                                                        |
| 2. add b, b ,d                                                                                                                                                                                                                        |
| 3. add f, e , a                                                                                                                                                                                                                       |
| 4. add h, k, g<br>5. add m, a, b                                                                                                                                                                                                      |
| 3. ddd 111, d, 5                                                                                                                                                                                                                      |
| Which of the following compiler optimisations could avoid data hazards in this code assuming a 4 stage pipeline (i.e., 1. fetch instruction; 2. Decode and load data; 3. Execute instruction; 4. Write to memory) with no forwarding? |
|                                                                                                                                                                                                                                       |
| O a. Do not know the answer.                                                                                                                                                                                                          |
| Ob. No optimisations are possible.                                                                                                                                                                                                    |
| oc. Move instructions 5 before instruction 4.                                                                                                                                                                                         |
| <ul><li>d. Move instruction 4 before instruction 3.</li></ul>                                                                                                                                                                         |
| <ul><li>e. Move instruction 5 before instruction 3.</li></ul>                                                                                                                                                                         |
| Your answer is correct.                                                                                                                                                                                                               |
| The data hazards in this code arise due to instruction 3 (it depends on instruction 1).                                                                                                                                               |
| Moving instruction 4 before instruction 3 will resolve the hazard as following the move instruction 3 will read data in cycle 5 and                                                                                                   |
| by this cycle instruction 1 will have stored its output.                                                                                                                                                                              |
| The correct answer is:  Move instruction 4 before instruction 3.                                                                                                                                                                      |
| _                                                                                                                                                                                                                                     |
| Question <b>6</b> Correct                                                                                                                                                                                                             |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                       |
| Which of the following is the best description of a 'control hazard'?                                                                                                                                                                 |
| Select one:                                                                                                                                                                                                                           |
| <ul> <li>a. Loading instructions into pipeline which try to access memory at the same stage.</li> </ul>                                                                                                                               |
| Ob. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.                                                                                                             |
| o. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.                                                                                                              |
| <ul> <li>d. Executing an instruction in the pipeline whose execution depends upon a yet unknown condition check.</li> </ul>                                                                                                           |
| ○ e. Don't know/no answer                                                                                                                                                                                                             |
| Of. A gap in the pipeline where some or all of the stages are not processing an instruction.                                                                                                                                          |
| Your answer is correct.                                                                                                                                                                                                               |
| A control hazard occurs when an instruction I has been loaded to a pipeline although due to some condition check which is                                                                                                             |
| already being executed in the pipeline it turns out that I should not be executed.                                                                                                                                                    |

The correct answer is: Executing an instruction in the pipeline whose execution depends upon a yet unknown condition check.

Question **5**Correct

| Confect                                                                                                        |  |
|----------------------------------------------------------------------------------------------------------------|--|
| Mark 1.00 out of 1.00                                                                                          |  |
|                                                                                                                |  |
| What is the maximum number of instructions that can be executed simultaneously for the MIPS pseudo-code below? |  |
| 1. add a, b, c                                                                                                 |  |
| 2. add c, b ,c                                                                                                 |  |
| 3. add f, c ,d<br>4. add h, e, f                                                                               |  |
| 4. add n, e, r<br>5. add f, h, b                                                                               |  |
| 3. aud 1, 11, b                                                                                                |  |
| Select one:                                                                                                    |  |
| ○ a. 2                                                                                                         |  |
| ○ b. 3                                                                                                         |  |
|                                                                                                                |  |
| O d. 5                                                                                                         |  |
| ○ e. Don't know/no answer                                                                                      |  |
| ○ f. 4                                                                                                         |  |
| All instructions have some dependency with another.                                                            |  |
|                                                                                                                |  |
| The correct answer is: 1                                                                                       |  |
| Question <b>8</b>                                                                                              |  |
| Correct                                                                                                        |  |
| Mark 1.00 out of 1.00                                                                                          |  |
|                                                                                                                |  |
| Consider the following MIPS code:                                                                              |  |
| 1. add d1, b1, c1                                                                                              |  |
| 2. add d2, b2 ,c2                                                                                              |  |
| 3. add d3, b3 ,c3                                                                                              |  |
| 4. add d4, b4, c4<br>5. add d5, c5, b5                                                                         |  |
|                                                                                                                |  |
| Which of the four architectures in the Flynn taxonomy would be best suited for executing the above code?       |  |
| Select one:                                                                                                    |  |
| a. MIMD and MISD                                                                                               |  |
| O b. Do not know the answer                                                                                    |  |
| ○ c. MISD                                                                                                      |  |
| O d. MIMD                                                                                                      |  |
| O e. SISD                                                                                                      |  |
| ● f. SIMD                                                                                                      |  |
|                                                                                                                |  |
| Your answer is correct.                                                                                        |  |

Instructions 1-5 above are the same (add) and are executed upon different data. Thus, SIMD is the most suitable architecture.

The correct answer is: SIMD

Question 7

| Correct                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| Which of the following describes best the concept of "out-of-order" execution?                                                                                                                                                                                                                                                                                                                              |
| a. Instructions are loaded first to cache before brought to the CPU for execution.                                                                                                                                                                                                                                                                                                                          |
| <ul> <li>b. Instructions are executed in two separate CPUs operating in parallel.</li> </ul>                                                                                                                                                                                                                                                                                                                |
| ○ c. Do not know the answer                                                                                                                                                                                                                                                                                                                                                                                 |
| <ul> <li>d. An instruction and a data queue are used to regulate the execution of instructions by the CPU.</li> </ul>                                                                                                                                                                                                                                                                                       |
| <ul> <li>e. Instructions are executed in pipelines.</li> </ul>                                                                                                                                                                                                                                                                                                                                              |
| Your answer is correct.                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| Instructions are not given to the CPU for execution immediately when they are due. They are placed in a queue and are moved from it to the CPU only when all the data that they need are available. Also the data D produced by an instruction I are placed in a queue and only when the data of all the instructions that were earlier than I are also written in the queue data, D are written to memory. |
| The correct answer is:                                                                                                                                                                                                                                                                                                                                                                                      |
| An instruction and a data queue are used to regulate the execution of instructions by the CPU.                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| Question 10                                                                                                                                                                                                                                                                                                                                                                                                 |
| Correct                                                                                                                                                                                                                                                                                                                                                                                                     |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| How many superscalar execution units could be used for the MIPS pseudo-code below? Assume no register forwarding.                                                                                                                                                                                                                                                                                           |
| 1. add a, b, d                                                                                                                                                                                                                                                                                                                                                                                              |
| 2. add d, b, c                                                                                                                                                                                                                                                                                                                                                                                              |
| 3. add g, e ,b                                                                                                                                                                                                                                                                                                                                                                                              |
| 4. add h, g, k                                                                                                                                                                                                                                                                                                                                                                                              |
| 5. add f, l, h                                                                                                                                                                                                                                                                                                                                                                                              |
| Colort anal                                                                                                                                                                                                                                                                                                                                                                                                 |
| Select one:   O a. Don't know/no answer                                                                                                                                                                                                                                                                                                                                                                     |
| b. 3                                                                                                                                                                                                                                                                                                                                                                                                        |
| © c. 4                                                                                                                                                                                                                                                                                                                                                                                                      |
| ○ d. 5                                                                                                                                                                                                                                                                                                                                                                                                      |
| ● e. 2                                                                                                                                                                                                                                                                                                                                                                                                      |
| ○ f. 1                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| Your answer is correct.                                                                                                                                                                                                                                                                                                                                                                                     |
| The number of execution units that can be used is limited to the largest sized block of non-dependent instructions. In the above block:                                                                                                                                                                                                                                                                     |
| Instructions 2 and 3 have no dependency.                                                                                                                                                                                                                                                                                                                                                                    |

- There is a dependency between 4 and 3 (due to g).
- There is a dependency between 4 and 5 (due to h).
- There is a dependency between 1 and 2 (due to d).

Therefore the largest size block of non-dependent instructions is 2.

The correct answer is: 2

Question **9** 

■ Quiz 6 \_ Weekly Assessed Quiz 2022

Jump to...

## Quiz navigation



Show one page at a time

Finish review